您的位置: 专家智库 > >

国家自然科学基金(61204026)

作品数:4 被引量:4H指数:1
相关作者:周玉梅吴斌更多>>
相关机构:中国科学院微电子研究所更多>>
发文基金:国家自然科学基金国家高技术研究发展计划国家科技重大专项更多>>
相关领域:电子电信更多>>

文献类型

  • 4篇中文期刊文章

领域

  • 4篇电子电信

主题

  • 3篇CMOS
  • 1篇低延时
  • 1篇延时
  • 1篇阵列
  • 1篇阵列处理
  • 1篇ON-CHI...
  • 1篇PGA
  • 1篇PHASE_...
  • 1篇QR分解
  • 1篇TRANSC...
  • 1篇VCO
  • 1篇WLAN
  • 1篇APPLIC...
  • 1篇GAIN
  • 1篇GHZ
  • 1篇IEEE80...
  • 1篇LC_VCO
  • 1篇LNA
  • 1篇MIMO-O...
  • 1篇MIMO-O...

机构

  • 1篇中国科学院微...

作者

  • 1篇吴斌
  • 1篇周玉梅

传媒

  • 2篇Journa...
  • 1篇电子科技大学...
  • 1篇Journa...

年份

  • 1篇2016
  • 2篇2014
  • 1篇2013
4 条 记 录,以下是 1-4
排序方式:
A fully integrated CMOS 60-GHz transceiver for IEEE802.11ad applications
2016年
A fully integrated 60-GHz transceiver for 802.11ad applications with superior performance in a 90-nm CMOS process versus prior arts is proposed and real based on a field-circuit co-design methodology.The reported transceiver monolithically integrates a receiver,transmitter,PLL(Phase-Locked Loop)synthesizer,and LO(Local Oscillator)path based on a sliding-IF architecture.The transceiver supports up to a 16QAM modulation scheme and a data rate of 6 Gbit/s per channel,with an EVM(Error Vector Magnitude)of lower than−20 dB.The receiver path achieves a configurable conversion gain of 36~64 dB and a noise figure of 7.1 dB over 57~64 GHz,while consuming only 177 mW of power.The transmitter achieves a conversion gain of roughly 26 dB,with an output P1dB of 8 dBm and a saturated output power of over 10 dBm,consuming 252 mW of power from a 1.2-V supply.The LO path is composed of a 24-GHz PLL,doubler,and a divider chain,as well as an LO distribution network.In closed-loop operation mode,the PLL exhibits an integrated phase error of 3.3ºrms(from 100 kHz to 100 MHz)over prescribed frequency bands,and a total power dissipation of only 26 mW.All measured results are rigorously loyal to the simulation.
ZHANG LeiLUO JunZHU WeiZHANG LiWANG YanYU Zhiping
关键词:TRANSCEIVERCMOSLNAPGA
WLAN MIMO-OFDM系统DSAP设计与实现被引量:1
2014年
针对无线局域网(WLAN)多输入多输出和正交频分复用(MIMO-OFDM)系统中矩阵的QR分解预处理的延时问题,提出一种分布式脉动阵列处理器(DSAP)进行QR分解预处理。该处理器通过脉动阵列边界单元和内部单元中流水线CORDIC计算,实现子载波信道矩阵的QR分解分布式处理,不同子载波QR分解分布于脉动阵列边界单元和内部单元中CORDIC流水线计算的不同级。与串行脉动阵列处理器(SSAP)相比,在复杂度几乎没有增加情况下,DSAP结构充分利用时钟周期,分解延时约为SSAP结构的8%。在SMIC 0.18μm CMOS工艺下,该分布式脉动阵列结构应用于2发2收MIMO-OFDM数模混合芯片中,芯片测试验证结果表明,数据处理延时能有效减少。
朱勇旭易芝玲吴斌周玉梅
关键词:低延时MIMO-OFDMQR分解
A 3.01–3.82 GHz CMOS LC voltage-controlled oscillator with 6.29% VCO-gain variation for WLAN applications被引量:2
2014年
A wideband low-phase-noise LC voltage-controlled oscillator (VCO) with low VCO gain (Kvco) vari- ation for WLAN fractional-N frequency synthesizer application is proposed and designed on a 0.13-μm CMOS process. In order to achieve a low Kvco variation, an extra switched varactor array was added to the LC tank with the conventional switched capacitor array. Based on the proposed switched varactor array compensation technique, the measured Kvco is 43 MHz/V with only 6.29% variation across the entire tuning range. The proposed VCO provides a tuning range of 23.7% from 3.01 to 3.82 GHz, while consuming 9 mA of quiescent current from a 2.3 V supply. The VCO shows a low phase noise of-121.94 dBc/Hz at 1 MHz offset, from the 3.6 GHz carrier.
刘小龙张雷张莉王燕余志平
关键词:CMOS
Modeling and parameter extraction of CMOS on-chip coplanar waveguides up to 67 GHz for mm-wave applications被引量:1
2013年
Coplanar waveguides (CPW) are widely used in mm-wave circuits designs for their good performance. A novel unified model of various on chip CPWs for mm-wave application, together with corresponding direct parameter extraction methodologies, are proposed and investigated, where standard CPW, grounded CPW (GCPW) and CPW with slotted shield (SCPW) are included. Several kinds of influences of different structures are analyzed and considered into the model to explain the frequency-dependent per-unit-length L, C, R, and G parameters, among which the electromagnetic coupling for CPWs with large lower ground or shield is described by a new C-L-R series path in the parallel branch. The direct extraction procedures are established, which can ensure both accuracy and simplicity compared with other reported methods. Different CPWs are fabricated and measured on 90-nm CMOS processes with Short-Open-Load-Through (SOLT) de-embedding techniques. Excellent agreement between the model and the measured data for different CPWs is achieved up to 67 GHz.
罗俊张雷王燕
关键词:MM-WAVECMOS
共1页<1>
聚类工具0