您的位置: 专家智库 > >

国家自然科学基金(BK2009153)

作品数:2 被引量:2H指数:1
发文基金:国家教育部博士点基金国家自然科学基金更多>>
相关领域:电子电信更多>>

文献类型

  • 2篇中文期刊文章

领域

  • 2篇电子电信

主题

  • 1篇PHASE_...
  • 1篇PLL
  • 1篇READER...
  • 1篇UHF_RF...
  • 1篇VCO
  • 1篇CHARGE...
  • 1篇CMOS
  • 1篇CMOS_T...
  • 1篇JITTER
  • 1篇DOWN
  • 1篇MIXED-...
  • 1篇PRESCA...

传媒

  • 1篇Journa...
  • 1篇The Jo...

年份

  • 2篇2010
2 条 记 录,以下是 1-2
排序方式:
A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits被引量:1
2010年
A low-jitter RF phase locked loop(PLL) frequency synthesizer with high-speed mixed-signal down-scaling circuits is proposed.Several techniques are proposed to reduce the design complexity and improve the performance of the mixed-signal down-scaling circuit in the PLL.An improved D-latch is proposed to increase the speed and the driving capability of the DMP in the down-scaling circuit.Through integrating the D-latch with 'OR' logic for dual-modulus operation,the delays associated with both the 'OR' and D-flip-flop(DFF) operations are reduced,and the complexity of the circuit is also decreased.The programmable frequency divider of the down-scaling circuit is realized in a new method based on deep submicron CMOS technology standard cells and a more accurate wire-load model.The charge pump in the PLL is also realized with a novel architecture to improve the current matching characteristic so as to reduce the jitter of the system.The proposed RF PLL frequency synthesizer is realized with a TSMC 0.18-μm CMOS process. The measured phase noise of the PLL frequency synthesizer output at 100 kHz offset from the center frequency is only -101.52 dBc/Hz.The circuit exhibits a low RMS jitter of 3.3 ps.The power consumption of the PLL frequency synthesizer is also as low as 36 mW at a 1.8 V power supply.
唐路王志功薛红何小虎徐勇孙玲
关键词:PLLPRESCALERSJITTER
CMOS ring VCO for UHF RFID readers被引量:1
2010年
A complementary metal oxide semiconductor (CMOS) voltage controlled ring oscillator for ultra high frequency (UHF) radio frequency identification (RFID) readers has been realized and characterized. Fabricated in charter 0.35 p.m CMOS process, the total chip size is 0.47 × 0.67 mm^2. While excluding the pads, the core area is only 0.15 ×0.2 mm^2. At a supply voltage of 3.3 V, the measured power consumption is 66 mW including the output buffer for 50 Ω testing load. This proposed voltage-controlled ring oscillator exhibits a low phase noise of - 116 dBc/Hz at 10 MHz offset from the center frequency of 922.5 MHz and a lower tuning gain through the use of coarse/fine frequency control.
SUN LingTANG LuJING Wei-pingXIA Jun
关键词:VCO
共1页<1>
聚类工具0